

# +5V, Low-Power, 12-Bit Serial ADCs

### **General Description**

### **Features**

The MAX187/MAX189 serial 12-bit analog-to-digital converters (ADCs) operate from a single +5V supply and accept a 0 to 5V analog input. Both parts feature an 8.5µs successive-approximation ADC, a fast track/hold (1.5µs), an on-chip clock, and a high-speed 3-wire serial interface.

The MAX187/MAX189 digitize signals at a 75ksps throughput rate. An external clock accesses data from the interface, which communicates without external hardware to most digital signal processors and microcontrollers. The interface is compatible with SPI, QSPI™, and MICROWIRE®.

The MAX187 has an on-chip buffered reference, and the MAX189 requires an external reference. Both the MAX187 and MAX189 save space with 8-pin PDIP and 16-pin SO packages. Power consumption is 7.5mW and reduces to only 10µW in shutdown.

Excellent AC characteristics and very low power consumption combined with ease of use and small package size make these converters ideal for remote DSP and sensor applications, or for circuits where power consumption and space are crucial.

- ♦ 12-Bit Resolution
- ♦ ±½ LSB Integral Nonlinearity (MAX187A/MAX189A)
- ♦ Internal Track/Hold, 75kHz Sampling Rate
- ♦ Single +5V Operation
- Low Power: 2µA Shutdown Current
   1.5mA Operating Current
- ♦ Internal 4.096V Buffered Reference (MAX187)
- ◆ 3-Wire Serial Interface, Compatible with SPI, QSPI, and MICROWIRE
- ♦ Small-Footprint 8-Pin PDIP and 16-Pin SO

### **Applications**

Portable Data Logging
Remote Digital Signal Processing
Isolated Data Acquisition
High-Accuracy Process Control

#### Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX187.related">www.maximintegrated.com/MAX187.related</a>.

### **Functional Diagram**



QSPI is a trademark of Motorola.

MICROWIRE is a registered trademark of National Semiconductor Corp.

# +5V, Low-Power, 12-Bit Serial ADCs

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND              | 0.3V to +6V                      | Cont  |
|-------------------------------------|----------------------------------|-------|
| AIN to GND                          | 0.3V to $(V_{DD} + 0.3V)$        | 8-    |
| REF to GND                          | 0.3V to (V <sub>DD</sub> + 0.3V) | 16    |
| Digital Inputs to GND               | 0.3V to $(V_{DD} + 0.3V)$        | Ope   |
| Digital Outputs to GND              | 0.3V to $(V_{DD} + 0.3V)$        | M     |
| SHDN to GND                         | 0.3V to $(V_{DD} + 0.3V)$        | M     |
| REF Load Current (MAX187)           | 4.0mA Continuous                 | Stora |
| REF Short-Circuit Duration (MAX187) | 20s                              | Lead  |
| DOUT Current                        | ±20mA                            | Sold  |
|                                     |                                  |       |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |               |
|-------------------------------------------------------|---------------|
| 8-Pin PDIP (derate 9.1mW/°C above +70°C)              | 727mW         |
| 16-Pin Wide SO (derate 14.5mW/°C above 70°C           | C)1157mW      |
| Operating Temperature Ranges                          |               |
| MAX187_C/MAX189_C                                     | .0°C to +70°C |
| MAX187_E/MAX189_E4                                    | 0°C to +85°C  |
| Storage Temperature Range60                           | °C to +150°C  |
| Lead Temperature (soldering, 10s)                     | +300°C        |
| Soldering Temperature (reflow)                        | +260°C        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +5V \pm 5\%; V_{GND} = 0V; unipolar input mode; 75ksps, f_{CLK} = 4.0MHz, external clock (50% duty cycle); MAX187—internal reference: <math>V_{REF} = 4.096V, 4.7\mu F$  capacitor at REF pin, or MAX189—external reference:  $V_{REF} = 4.096V$  applied to REF pin,  $4.7\mu F$  capacitor at REF pin;  $T_{A} = T_{MIN}$  to  $T_{MAX}$ ; unless otherwise noted.)

| PARAMETER                                                      | SYMBOL            | CONDITIONS                                     | MIN | TYP  | MAX  | UNITS  |
|----------------------------------------------------------------|-------------------|------------------------------------------------|-----|------|------|--------|
| DC ACCURACY (Note 1)                                           |                   |                                                |     |      |      |        |
| Resolution                                                     |                   |                                                |     |      | 12   | Bits   |
|                                                                |                   | MAX18_A                                        |     |      | ±1/2 |        |
| Relative Accuracy (Note 2)                                     |                   | MAX18_B                                        |     |      | ±1   | LSB    |
|                                                                |                   | MAX18_C                                        |     |      | ±2   |        |
| Differential Nonlinearity                                      | DNL               | No missing codes over temperature              |     |      | ±1   | LSB    |
| Offset Error                                                   |                   | MAX18_A                                        |     |      | ±1½  | LSB    |
| Offiset Effor                                                  |                   | MAX18_B/C                                      |     |      | ±3   | LOD    |
|                                                                |                   | MAX187                                         |     |      | ±3   |        |
| Gain Error (Note 3)                                            |                   | MAX189A                                        |     |      | ±1   | LSB    |
|                                                                |                   | MAX189B/C                                      |     |      | ±3   | ]      |
| Gain Temperature Coefficient                                   |                   | External reference, 4.096V                     |     | ±0.8 |      | ppm/°C |
| <b>DYNAMIC SPECIFICATIONS (10</b>                              | kHz Sine Wa       | ve Input, 0 to 4.096V <sub>P-P</sub> , 75ksps) |     |      |      |        |
| Signal-to-Noise Plus<br>Distortion Ratio                       | SINAD             |                                                | 70  |      |      | dB     |
| Total Harmonic Distortion (Up to the 5 <sup>th</sup> Harmonic) | THD               |                                                |     |      | -80  | dB     |
| Spurious-Free Dynamic Range                                    | SFDR              |                                                | 80  |      |      | dB     |
| Small-Signal Bandwidth                                         |                   | Rolloff -3dB                                   |     | 4.5  |      | MHz    |
| Full-Power Bandwidth                                           |                   |                                                |     | 0.8  |      | MHz    |
| CONVERSION RATE                                                | •                 |                                                |     |      |      |        |
| Conversion Time                                                | t <sub>CONV</sub> |                                                | 5.5 |      | 8.5  | μs     |
| Track/Hold Acquisition Time                                    | t <sub>ACQ</sub>  |                                                | 1.5 |      |      | μs     |
| Throughput Rate                                                |                   | External clock, 4MHz, 13 clocks                |     |      | 75   | ksps   |

# +5V, Low-Power, 12-Bit Serial ADCs

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +5V \pm 5\%; V_{GND} = 0V; unipolar input mode; 75ksps, f_{CLK} = 4.0MHz, external clock (50% duty cycle); MAX187—internal reference: <math>V_{REF} = 4.096V, 4.7\mu$ F capacitor at REF pin, or MAX189—external reference:  $V_{REF} = 4.096V$  applied to REF pin,  $4.7\mu$ F capacitor at REF pin;  $T_{A} = T_{MIN}$  to  $T_{MAX}$ ; unless otherwise noted.)

| PARAMETER                                  | SYMBOL            | C                                 | ONDITIONS | MIN                  | TYP              | MAX                   | UNITS  |
|--------------------------------------------|-------------------|-----------------------------------|-----------|----------------------|------------------|-----------------------|--------|
| Aperture Delay                             | t <sub>APR</sub>  |                                   |           |                      | 10               |                       | ns     |
| Aperture Jitter                            |                   |                                   |           |                      | < 50             |                       | ps     |
| ANALOG INPUT                               |                   |                                   |           |                      |                  |                       |        |
| Input Voltage Range                        |                   |                                   |           |                      |                  | 0 to V <sub>REF</sub> | V      |
| Input Capacitance (Note 4)                 |                   |                                   |           |                      | 16               |                       | рF     |
| INTERNAL REFERENCE (MAX                    | 187 Only, Refe    | rence Buffer Ena                  | ibled)    |                      |                  |                       |        |
|                                            |                   | $T_A = +25^{\circ}C$              |           | 4.076                | 4.096            | 4.116                 |        |
| REF Output Voltage                         | V <sub>REF</sub>  | $T_A = T_{MIN}$ to                | MAX187_C  | 4.060                |                  | 4.132                 | V      |
|                                            |                   | T <sub>MAX</sub>                  | MAX187_E  | 4.050                |                  | 4.140                 |        |
| REF Short-Circuit Current                  |                   |                                   |           |                      |                  | ±30                   | mΑ     |
|                                            |                   | MAX187AC/BC                       |           |                      | ±30              | ±50                   |        |
| REF Tempco                                 |                   | MAX187AE/BE                       |           |                      | ±30              | ±60                   | ppm/°C |
|                                            |                   | MAX187C                           |           |                      | ±30              |                       |        |
| Load Regulation (Note 5)                   |                   | 0 to 6mA output                   | load      |                      | 1                |                       | mV     |
| EXTERNAL REFERENCE AT R                    | EF (Buffer Dis    | abled, V <sub>REF</sub> = 4.0     | 96V)      |                      |                  |                       |        |
| Input Voltage Range                        |                   |                                   |           | 2.50                 | V <sub>D</sub> [ | ) + 50mV              | V      |
| Input Current                              |                   |                                   |           |                      | 200              | 350                   | μΑ     |
| Input Resistance                           |                   |                                   |           | 12                   | 20               |                       | kΩ     |
| Shutdown REF Input Current                 |                   |                                   |           |                      | 1.5              | 10                    | μΑ     |
| DIGITAL INPUTS (SCLK, CS, S                | HDN)              |                                   |           | ·                    |                  |                       |        |
| SCLK, CS Input High Voltage                | V <sub>INH</sub>  |                                   |           | 2.4                  |                  |                       | V      |
| SCKL, CS Input Low Voltage                 | V <sub>INL</sub>  |                                   |           |                      |                  | 0.8                   | V      |
| SCLK, CS Input Hysteresis                  | V <sub>HYST</sub> |                                   |           |                      | 0.15             |                       | V      |
| SCLK, CS Input Leakage                     | I <sub>IN</sub>   | $V_{IN} = 0V \text{ or } V_{DD}$  |           |                      |                  | ±1                    | μΑ     |
| SCLK, CS Input Capacitance                 | C <sub>IN</sub>   | (Note 4)                          |           |                      |                  | 15                    | pF     |
| SHDN Input High Voltage                    | V <sub>INSH</sub> |                                   |           | V <sub>DD</sub> - 50 | )mV              |                       | V      |
| SHDN Input Low Voltage                     | V <sub>INSL</sub> |                                   |           |                      |                  | 0.5                   | V      |
| SHDN Input Current                         | I <sub>INS</sub>  | $V_{\overline{SHDN}} = V_{DD}$ or | OV        |                      |                  | ±4.0                  | μΑ     |
| SHDN Input Mid voltage                     | V <sub>IM</sub>   |                                   |           | 1.5                  |                  | V <sub>DD</sub> - 1.5 | V      |
| SHDN Voltage, Floating                     | V <sub>FLT</sub>  | SHDN = Open                       |           |                      | 2.75             |                       | V      |
| SHDN Maximum Allowed<br>Leakage, Mid-Input |                   | SHDN = Open                       |           | -100                 |                  | 100                   | nA     |

# +5V, Low-Power, 12-Bit Serial ADCs

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +5V \pm 5\%; V_{GND} = 0V;$  unipolar input mode; 75ksps,  $f_{CLK} = 4.0MHz$ , external clock (50% duty cycle); MAX187—internal reference:  $V_{REF} = 4.096V$ , 4.7 $\mu$ F capacitor at REF pin, or MAX189—external reference:  $V_{REF} = 4.096V$  applied to REF pin, 4.7 $\mu$ F capacitor at REF pin;  $T_{A} = T_{MIN}$  to  $T_{MAX}$ ; unless otherwise noted.)

| PARAMETER                      | SYMBOL           | CONDITIONS                                                                          |                          | MIN  | TYP   | MAX  | UNITS |
|--------------------------------|------------------|-------------------------------------------------------------------------------------|--------------------------|------|-------|------|-------|
| DIGITAL OUTPUT (DOUT)          |                  |                                                                                     |                          |      |       |      |       |
| Output Voltage Law             | \/               | I <sub>SINK</sub> = 5mA                                                             |                          |      |       | 0.4  | 0.4 V |
| Output Voltage Low             | V <sub>OL</sub>  | I <sub>SINK</sub> = 16mA                                                            |                          |      | 0.3   |      |       |
| Output Voltage High            | V <sub>OH</sub>  | I <sub>SOURCE</sub> = 1mA                                                           |                          | 4    |       |      | V     |
| Three-State Leakage Current    | IL               | $V_{\overline{CS}} = 5V$                                                            | $V_{\overline{CS}} = 5V$ |      |       | ±10  | μΑ    |
| Three-State Output Capacitance | C <sub>OUT</sub> | $V_{\overline{CS}} = 5V \text{ (Note 4)}$                                           |                          |      |       | 15   | pF    |
| POWER REQUIREMENTS             |                  |                                                                                     |                          |      |       |      |       |
| Supply Voltage                 | V <sub>DD</sub>  |                                                                                     |                          | 4.75 |       | 5.25 | V     |
|                                |                  | Operating mode                                                                      | MAX187                   |      | 1.5   | 2.5  | - mA  |
| Supply Current                 | I <sub>DD</sub>  | Operating mode                                                                      | MAX189                   |      | 1.0   | 2.0  | IIIA  |
|                                |                  | Power-down mode                                                                     |                          |      | 2     | 10   | μΑ    |
| Power-Supply Rejection         | PSR              | V <sub>DD</sub> = +5V ±5%; external reference,<br>4.096V; full-scale input (Note 6) |                          |      | ±0.06 | ±0.5 | mV    |

### **TIMING CHARACTERISTICS**

 $(V_{DD} = +5V \pm 5\%, T_A = T_{MIN} \text{ to } T_{MAX}; \text{ unless otherwise noted.})$ 

| PARAMETER                      | SYMBOL            | CONDITIONS                |          | MIN | TYP | MAX | UNITS |
|--------------------------------|-------------------|---------------------------|----------|-----|-----|-----|-------|
| Track/Hold Acquisition Time    | t <sub>ACQ</sub>  | CS = high (Note7)         |          | 1.5 |     |     | μs    |
| SCLK Fall to Output Data Valid | +                 | C <sub>LOAD</sub> = 100pF | MAX18C/E | 20  |     | 150 | 20    |
| SCEN Fail to Output Data Valid | t <sub>DQ</sub>   |                           | MAX18M   | 20  |     | 200 | ns    |
| CS Fall to Output Enable       | t <sub>DV</sub>   | C <sub>LOAD</sub> = 100pF |          |     |     | 100 | ns    |
| CS Rise to Output Disable      | t <sub>TR</sub>   | C <sub>LOAD</sub> = 100pF |          |     |     | 100 | ns    |
| SCLK Clock Frequency           | t <sub>SCLK</sub> |                           |          |     |     | 5   | MHz   |
| SCLK Pulse Width High          | t <sub>CH</sub>   |                           |          | 100 |     |     | ns    |
| SCLK Pulse Width Low           | t <sub>CL</sub>   |                           |          | 100 |     |     | ns    |
| SCLK Low to CS Fall Setup Time | t <sub>CSO</sub>  |                           |          | 50  |     |     | ns    |
| CS Pulse Width                 | tcs               |                           |          | 500 |     |     | ns    |

- **Note 1:** Tested at  $V_{DD} = +5V$ .
- Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range has been calibrated.
- Note 3: MAX187—internal reference, offset nulled; MAX189-external +4.096V reference, offset nulled. Excludes reference errors.
- Note 4: Guaranteed by design. Not subject to production testing.
- Note 5: External load should not change during conversion for specified ADC accuracy.
- Note 6: DC test, measured at 4.75V and 5.25V only.
- Note 7: To guarantee acquisition time, t<sub>ACQ</sub> is the maximum time the device takes to acquire the signal, and is also the minimum-time needed for the signal to be acquired.

# +5V, Low-Power, 12-Bit Serial ADCs

## **Typical Operating Characteristics**





60

100

140

20

TEMPERATURE (°C)

0.2

-60

-20





# +5V, Low-Power, 12-Bit Serial ADCs

### **Pin Configurations**



# **Pin Description**

| PIN  |                          | NAME          | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------|--------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PDIP | PDIP WIDE SO NAME        |               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 1    | 1                        | $V_{DD}$      | Supply Voltage. +5V, ±5%                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 2    | 3                        | AIN           | Sampling Analog Input. 0V to V <sub>REF</sub> range                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 3    | 6                        | SHDN          | Three-Level Shutdown Input. Pulling \$\overline{SHDN}\$ low shuts the MAX187/MAX189 down to 10\(\mu\text{A}\) (max) supply current. Both MAX187 and MAX189 are fully operational with either \$\overline{SHDN}\$ high or unconnected. For the MAX187, pulling \$\overline{SHDN}\$ high enables the internal reference, and letting \$\overline{SHDN}\$ unconnected disables the internal reference and allows for the use of an external reference. |  |  |
| 4    | 8                        | REF           | Reference Voltage—sets analog voltage range and functions as a 4.096V output for the MAX187 with enabled internal reference. REF also serves as a +2.5V to V <sub>DD</sub> input for a precision reference for both MAX187 (disabled internal reference) and MAX189. Bypass with 4.7µF if internal reference is used, and with 0.1µF if an external reference is applied.                                                                           |  |  |
| 5    | _                        | GND           | Analog and Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| _    | 10                       | AGND          | Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| _    | 11                       | DGND          | Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 6    | 12                       | DOUT          | Serial Data Output. Data changes state at SCLK's falling edge.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 7    | 15                       | <del>CS</del> | Active-Low Chip Select. Initiates conversions on the falling edge. When $\overline{\text{CS}}$ is high, DOUT is high impedance.                                                                                                                                                                                                                                                                                                                     |  |  |
| 8    | 16                       | SCLK          | Serial Clock Input. Clocks data out with rates up to 5MHz.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| _    | 2, 4, 5, 7,<br>9, 13. 14 | N.C.          | No Connection. Not internally connected. Connect to AGND for best noise performance.                                                                                                                                                                                                                                                                                                                                                                |  |  |

# +5V, Low-Power, 12-Bit Serial ADCs

### **Detailed Description**

#### **Converter Operation**

The MAX187/MAX189 use input track/hold (T/H) and successive approximation register (SAR) circuitry to convert an analog input signal to a digital 12-bit output. No external hold capacitor is needed for the T/H. Figures 3a and 3b show the MAX187/MAX189 in their simplest configuration. The MAX187/MAX189 convert input signals in the 0V to V<sub>REF</sub> range in 10 $\mu$ s, including T/H acquisition time. The MAX187's internal reference is trimmed to 4.096V, while the MAX189 requires an external reference. Both devices accept external reference voltages from +2.5V to V<sub>DD</sub>. The serial interface requires only three digital lines, SCLK,  $\overline{\text{CS}}$ , and DOUT, and provides easy interface to microprocessors ( $\mu$ Ps).

Both converters have two modes: normal and shutdown. Pulling  $\overline{SHDN}$  low shuts the device down and reduces supply current to below 10 $\mu$ A, while pulling  $\overline{SHDN}$  high or leaving it floating puts the device into the operational mode.

A conversion is initiated by  $\overline{\text{CS}}$  falling. The conversion result is available at DOUT in unipolar serial format. A high bit, signaling the end of conversion (EOC), followed by the data bits (MSB first), make up the serial data stream.

The MAX187 operates in one of two states: (1) internal reference and (2) external reference. Select internal reference operation by forcing SHDN high, and external reference operation by floating SHDN.

#### **Analog Input**

Figure 4 illustrates the sampling architecture of the ADC's analog comparator. The full-scale input voltage depends on the voltage at REF.

| REFERENCE                           | ZERO SCALE | FULL SCALE |
|-------------------------------------|------------|------------|
| Internal Reference<br>(MAX187 only) | OV         | +4.096V    |
| External Reference                  | OV         | VREF       |

For specified accuracy, the external reference voltage range spans from +2.5V to  $V_{\mbox{DD}}$ .



Figure 1. Load Circuits for DOUT Enable Time



Figure 2. Load Circuits for DOUT Disable Time

# +5V, Low-Power, 12-Bit Serial ADCs



Figure 3a. MAX187 Operational Diagram



Figure 4. Equivalent Input Circuit

#### Track/Hold

In track mode, the analog signal is acquired and stored in the internal hold capacitor. In hold mode, the T/H switch opens and maintains a constant input to the ADC's SAR section.

During acquisition, the analog input AIN charges capacitor  $C_{HOLD}$ . Bringing  $\overline{CS}$  low ends the acquisition interval. At this instant, the T/H switches the input side of  $C_{HOLD}$  to GND. The retained charge on  $C_{HOLD}$  represents a sample of the input, unbalancing the node ZERO at the comparator's input.

In hold mode, the capacitive DAC adjusts during the remainder of the conversion cycle to restore node ZERO



Figure 3b. MAX189 Operational Diagram

to 0V within the limits of a 12-bit resolution. This action is equivalent to transferring a charge from  $C_{HOLD}$  to the binary-weighted capacitive DAC, which in turn forms a digital representation of the analog input signal. At the conversion's end, the input side of  $C_{HOLD}$  switches back to AIN, and  $C_{HOLD}$  charges to the input signal again.

The time required for the T/H to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. Acquisition time is calculated by:

$$t_{ACQ} = 9 (R_S + R_{IN}) 16pF$$

where R<sub>IN</sub> =  $5k\Omega$ , R<sub>S</sub> = the source impedance of the input signal, and  $t_{ACQ}$  is never less than 1.5µs. Source impedances below  $5k\Omega$  do not significantly affect the AC performance of the ADC.

### Input Bandwidth

The ADCs' input tracking circuitry has a 4.5MHz small-signal bandwidth, and an 8V/µs slew rate. It is possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid aliasing of unwanted high-frequency signals into the frequency band of interest, an anti-alias filter is recommended. See the MAX274/MAX275 continuous-time filters data sheet.

# +5V, Low-Power, 12-Bit Serial ADCs

#### Input Protection

Internal protection diodes that clamp the analog input allow the input to swing from GND - 0.3V to  $V_{DD}$  + 0.3V without damage. However, for accurate conversions near full scale, the input must not exceed  $V_{DD}$  by more than 50mV, or be lower than GND by 50mV.

If the analog input exceeds the supplies by more than 50mV beyond the supplies, limit the input current to 2mA, since larger currents degrade conversion accuracy.

#### **Driving the Analog Input**

The input lines to AIN and GND should be kept as short as possible to minimize noise pickup. Shield longer leads. Also see the *Input Protection* section.

Because the MAX187/MAX189 incorporate a T/H, the drive requirements of the op amp driving AIN are less stringent than those for a successive-approximation ADC without a T/H. The typical input capacitance is 16pF. The amplifier bandwidth should be sufficient to handle the frequency of the input signal. The MAX400 and OP07 work well at lower frequencies. For higher-frequency operation, the MAX427 and OP27 are practical choices. The allowed input frequency range is limited by the 75ksps sample rate of the MAX187/MAX189. Therefore, the maximum sinusoidal input frequency allowed is 37.5kHz. Higher-frequency signals cause aliasing problems unless undersampling techniques are used.

#### Reference

The MAX187 can be used with an internal or external reference, while the MAX189 requires an external reference.

#### Internal Reference

The MAX187 has an on-chip reference with a buffered temperature-compensated bandgap diode, laser-trimmed to +4.096V ±0.5%. Its output is connected to REF and also drives the internal DAC. The output can be used as a reference voltage source for other components and can source up to 0.6mA. Decouple REF with a 4.7µF capacitor. The internal reference is enabled by pulling the  $\overline{SHDN}$  pin high. Letting  $\overline{SHDN}$  float disables the internal reference, which allows the use of an external reference, as described in the <code>External Reference</code> section.

#### External Reference

The MAX189 operates with an external reference at the REF pin. To use the MAX187 with an external reference, disable the internal reference by letting  $\overline{SHDN}$  float. Stay within the voltage range +2.5V to  $V_{DD}$  to achieve specified accuracy. The minimum input impedance is  $12k\Omega$  for DC currents. During conversion, the external reference must be able to deliver up to  $350\mu A$  DC load current and have an output impedance of  $10\Omega$  or less. The recommended minimum value for the bypass capacitor is  $0.1\mu F$ . If the reference has higher output impedance or is noisy, bypass it close to the REF pin with a  $4.7\mu F$  capacitor.



Figure 5. MAX187/MAX189 Shutdown Sequence

# +5V, Low-Power, 12-Bit Serial ADCs

#### Serial Interface

#### Initialization After Power-Up and Starting a Conversion

When power is first applied, it takes the fully discharged  $4.7\mu F$  reference bypass capacitor up to 20ms to provide adequate charge for specified accuracy. With  $\overline{SHDN}$  not pulled low, the MAX187/MAX189 are now ready to convert.

To start a conversion, pull  $\overline{CS}$  low. At  $\overline{CS}$ 's falling edge, the T/H enters its hold mode and a conversion is initiated. After an internally timed 8.5µs conversion period, the end of conversion is signaled by DOUT pulling high. Data can then be shifted out serially with the external clock.

#### Using SHDN to Reduce Supply Current

Power consumption can be reduced significantly by shutting down the MAX187/MAX189 between conversions. This is shown in Figure 6, a plot of average supply current vs. conversion rate. Because the MAX189 uses an external reference voltage (assumed to be present continuously), it "wakes up" from shutdown more quickly, and therefore provides lower average supply currents. The wakeup-time, tWAKE, is the time from  $\overline{SHDN}$  deasserted to the time when a conversion may be initiated. For the MAX187, this time is  $2\mu s$ . For the MAX189, this time depends on the time in shutdown (see Figure 7) because the external  $4.7\mu F$  reference bypass capacitor loses charge slowly during shutdown (see the specifications for shutdown, REF Input Current =  $10\mu A$  max).



Figure 6. Average Supply Current vs. Conversion Rate

#### **External Clock**

The actual conversion does not require the external clock. This frees the  $\mu P$  from the burden of running the SAR conversion clock, and allows the conversion result to be read back at the  $\mu P$ 's convenience at any clock rate from 0 to 5MHz. The clock duty cycle is unrestricted if each clock phase is at least 100ns. Do not run the clock while a conversion is in progress.

#### Timing and Control

Conversion-start and data-read operations are controlled by the  $\overline{\text{CS}}$  and SCLK digital inputs. The timing diagrams of Figures 8 and 9 outline the operation of the serial interface.

A  $\overline{\text{CS}}$  falling edge initiates a conversion sequence: The T/H stage holds input voltage, the ADC begins to convert, and DOUT changes from high impedance to logic low. SCLK must be kept inactive during the conversion. An internal register stores the data when the conversion is in progress.

End of conversion (EOC) is signaled by DOUT going high. DOUT's rising edge can be used as a framing signal. SCLK shifts the data out of this register any time after the conversion is complete. DOUT transitions on SCLK's falling edge. The next falling clock edge produces the MSB of the conversion at DOUT, followed by the remaining bits. Since there are 12 data bits and one leading high bit, at least 13 falling clock edges are needed to shift out these bits. Extra clock pulses occurring after the conversion result has been clocked out, and prior to a rising edge of  $\overline{\text{CS}}$ , produce trailing 0s at DOUT and have no effect on converter operation.



Figure 7. t<sub>WAKE</sub> vs. Time in Shutdown (MAX187 Only)

# +5V, Low-Power, 12-Bit Serial ADCs



Figure 8. MAX187/MAX189 Interface Timing Sequence



Figure 9. MAX187/MAX189 Detailed Serial-Interface Timing

# +5V, Low-Power, 12-Bit Serial ADCs

Minimum cycle time is accomplished by using DOUT's rising edge as the EOC signal. Clock out the data with 13 clock cycles at full speed. Raise  $\overline{\text{CS}}$  after the conversion's LSB has been read. After the specified minimum time,  $t_{ACQ}$ ,  $\overline{\text{CS}}$  can be pulled low again to initiate the next conversion.

#### **Output Coding and Transfer Function**

The data output from the MAX187/MAX189 is binary, and Figure 10 depicts the nominal transfer function. Code transitions occur halfway between successive integer LSB values. If  $V_{REF} = +4.096V$ , then 1 LSB = 1.00mV or 4.096V/4096.

### **Dynamic Performance**

High-speed sampling capability and a 75ksps throughput make the MAX187/MAX189 ideal for wideband signal processing. To support these and other related applications, Fast Fourier Transform (FFT) test techniques are used to guarantee the ADC's dynamic frequency response, distortion, and noise at the rated throughput. Specifically, this involves applying a low-distortion sine wave to the ADC input and recording the digital conversion results for a specified time. The data is then analyzed using an FFT algorithm that determines its spectral content. Conversion errors are then seen as spectral elements outside of the

OUTPUT CODE FULL-SCALE TRANSITION 11 111 11...110 11...101 FS = +4.096V1 LSB = FS 00...011 00...010 00...01 00...000 n 3 FS 2 INPUT VOLTAGE (LSBs) FS - 3/2 LSB

Figure 10. MAX187/MAX189 UnipolarTransfer Function, 4.096V = Full Scale

fundamental input frequency. ADCs have traditionally been evaluated by specifications such as Zero and Full-Scale Error, Integral Nonlinearity (INL), and Differential Nonlinearity (DNL). Such parameters are widely accepted for specifying performance with DC and slowly varying signals, but are less useful in signal-processing applications, where the ADC's impact on the system transfer function is the main concern. The significance of various DC errors does not translate well to the dynamic case, so different tests are required.

# Signal-to-Noise Ratio and Effective Number of Bits

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS amplitude of all other ADC output signals. The input bandwidth is limited to frequencies above DC and below one-half the ADC sample (conversion) rate.

The theoretical minimum ADC noise is caused by quantization error and is a direct result of the ADC's resolution: SINAD = (6.02N + 1.76)dB, where N is the number of bits of resolution. An ideal 12-bit ADC can, therefore, do no better than 74dB. An FFT plot of the output shows the output level in various spectral bands. Figure 11 shows the result of sampling a pure 10kHz sine wave at a 75ksps rate with the MAX187/MAX189.



Figure 11. MAX187/MAX189 FFT plot

# +5V, Low-Power, 12-Bit Serial ADCs

The effective resolution (effective number of bits) the ADC provides can be determined by transposing the above equation and substituting in the measured SINAD: N = (SINAD - 1.76)/6.02. Figure 12 shows the effective number of bits as a function of the input frequency for the MAX187/MAX189.

#### **Total Harmonic Distortion**

If a pure sine wave is sampled by an ADC at greater than the Nyquist frequency, the nonlinearities in the ADC's transfer function create harmonics of the input frequency present in the sampled output data.

Total Harmonic Distortion (THD) is the ratio of the RMS sum of all the harmonics (in the frequency band above DC and below one-half the sample rate, but not including the DC component) to the RMS amplitude of the fundamental frequency. This is expressed as follows:

THD=20log 
$$\frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + \dots V_N^2}}{V_1}$$

where  $V_1$  is the fundamental RMS amplitude, and  $V_2$  through  $V_N$  are the amplitudes of the 2nd through Nth harmonics. The THD specification in the *Electrical Characteristics* includes the 2nd through 5th harmonics.



Figure 12. Effective Bits vs. Input Frequency

### **Applications Information**

#### **Connection to Standard Interfaces**

The MAX187/MAX189 serial interface is fully compatible with SPI, QSPI, and MICROWIRE standard serial interfaces.

If a serial interface is available, set the CPU's serial interface in master mode so the CPU generates the serial clock. Choose a clock frequency up to 2.5MHz.

- 1) Use a general-purpose I/O line on the CPU to pull  $\overline{\text{CS}}$  low. Keep SCLK low.
- 2) Wait the for the maximum conversion time specified before activating SCLK. Alternatively, look for a DOUT rising edge to determine the end of conversion.
- 3) Activate SCLK for a minimum of 13 clock cycles. The first falling clock edge will produce the MSB of the DOUT conversion. DOUT output data transitions on SCLK's falling edge and is available in MSB-first format. Observe the SCLK to DOUT valid timing characteristic. Data can be clocked into the μP on SCLK's rising edge.
- 4) Pull  $\overline{CS}$  high at or after the 13th falling clock edge. If  $\overline{CS}$  remains low, trailing zeros are clocked out after the LSB.
- 5) With  $\overline{\text{CS}}$  = high, wait the minimum specified time,  $t_{\text{CS}}$ , before launching a new conversion by pulling  $\overline{\text{CS}}$  low. If a conversion is aborted by pulling  $\overline{\text{CS}}$  high before the conversions end, wait for the minimum acquisition time,  $t_{\text{ACQ}}$ , before starting a new conversion.

Data can be output in 1-byte chunks or continuously, as shown in Figure 8. The bytes will contain the result of the conversion padded with one leading 1, and trailing 0s if SCLK is still active with  $\overline{\text{CS}}$  kept low.

#### **SPI and MICROWIRE**

When using SPI or QSPI, set CPOL = 0 and CPHA = 0. Conversion begins with a  $\overline{CS}$  falling edge. DOUT goes low, indicating a conversion in progress. Wait until DOUT goes high or the maximum specified 8.5µs conversion time. Two consecutive 1-byte reads are required to get the full 12 bits from the ADC. DOUT output data transitions on SCLK's falling edge and is clocked into the µP on SCLK's rising edge.

The first byte contains a leading 1 and 7 bits of conversion result. The second byte contains the remaining 5 bits and 3 trailing 0s. See Figure 13 for connections and Figure 14 for timing.

# +5V, Low-Power, 12-Bit Serial ADCs



Figure 13. Common Serial-Interface Connections to the MAX187/MAX189

#### **QSPI**

Set CPOL = CPHA = 0. Unlike SPI, which requires two 1-byte reads to acquire the 12 bits of data from the ADC, QSPI allows the minimum number of clock cycles necessary to clock in the data. The MAX187/MAX189 require 13 clock cycles from the  $\mu P$  to clock out the 12 bits of data with no trailing 0s (Figure 15). The maximum clock frequency to ensure compatibility with QSPI is 2.77MHz.

#### Opto-Isolated Interface, Serial-to-Parallel Conversion

Many industrial applications require electrical isolation to separate the control electronics from hazardous electrical conditions, provide noise immunity, or prevent excessive current flow where ground disparities exist between the ADC and the rest of the system. Isolation amplifiers typically used to accomplish these tasks are expensive. In cases where the signal is eventually converted to a digital form, it is cost effective to isolate the input using opto-couplers in a serial link.

The MAX187 is ideal in this application because it includes both T/H amplifier and voltage reference, operates from a single supply, and consumes very little power (Figure 16). The ADC results are transmitted across a 1500V isolation barrier provided by three 6N136 opto-isolators. Isolated power must be supplied to the converter and the isolated side of the opto-couplers. 74HC595 three-state shift registers are used to construct a 12-bit parallel data output. The timing sequence is identical to the timing shown in Figure 8. Conversion speed is limited by the delay through the opto-isolators. With a 140kHz clock, conversion time is 100µs.

The universal 12-bit parallel data output can also be used without the isolation stage when a parallel interface is required. Clock frequencies up to 2.9MHz are possible without violating the 20ns shift-register setup time. Delay or invert the clock signal to the shift registers beyond 2.9MHz.



Figure 14. SPI/MICROWIRE Serial Interface Timing (CPOL = CPHA = 0)

# +5V, Low-Power, 12-Bit Serial ADCs



Figure 15. QSPI Serial Interface Timing (CPOL = CPHA = 0)



Figure 16. 12-Bit Isolated ADC

# +5V, Low-Power, 12-Bit Serial ADCs

#### Layout, Grounding, Bypassing

For best performance, use printed circuit boards. Wirewrap boards are not recommended. Board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the ADC package.

Figure 17 shows the recommended system ground connections. A single-point analog ground ("star" ground point) should be established at GND, separate from the logic ground. All other analog grounds should be connected to this ground. The 16-pin versions also have a dedicated DGND pin available. Connect DGND to this star ground point for further noise reduction. No other digital system ground should be connected to this single-point analog ground. The ground return to the power supply for this ground should be low impedance and as short as possible for noise-free operation.

High-frequency noise in the  $V_{DD}$  power supply may affect the ADC's high-speed comparator. Bypass this supply to the single-point analog ground with  $0.01\mu F$  and  $4.7\mu F$  bypass capacitors. Minimize capacitor lead lengths for best supply-noise rejection. If the +5V power supply is very noisy, a  $10\Omega$  resistor can be connected as a lowpass filter to attenuate supply noise (Figure 17).



Figure 17. Power-Supply Grounding Condition

# +5V, Low-Power, 12-Bit Serial ADCs

PROCESS: BICMOS

### **Ordering Information**

### **Chip Information**

| PART        | TEMP RANGE     | PIN-<br>PACKAGE | ERROR<br>(LSB) |
|-------------|----------------|-----------------|----------------|
| MAX187ACPA+ | 0°C to +70°C   | 8 PDIP          | ±1/2           |
| MAX187BCPA+ | 0°C to +70°C   | 8 PDIP          | ±1             |
| MAX187CCPA+ | 0°C to +70°C   | 8 PDIP          | ±2             |
| MAX187ACWE+ | 0°C to +70°C   | 16 Wide SO      | ±1/2           |
| MAX187BCWE+ | 0°C to +70°C   | 16 Wide SO      | ±1             |
| MAX187CCWE+ | 0°C to +70°C   | 16 Wide SO      | ±2             |
| MAX187AEPA+ | -40°C to +85°C | 8 PDIP          | ±1/2           |
| MAX187BEPA+ | -40°C to +85°C | 8 PDIP          | ±1             |
| MAX187CEPA+ | -40°C to +85°C | 8 PDIP          | ±2             |
| MAX187AEWE+ | -40°C to +85°C | 16 Wide SO      | ±1/2           |
| MAX187BEWE+ | -40°C to +85°C | 16 Wide SO      | ±1             |
| MAX187CEWE+ | -40°C to +85°C | 16 Wide SO      | ±2             |
| MAX189ACPA+ | 0°C to +70°C   | 8 PDIP          | ±1/2           |
| MAX189BCPA+ | 0°C to +70°C   | 8 PDIP          | ±1             |
| MAX189CCPA+ | 0°C to +70°C   | 8 PDIP          | ±2             |
| MAX189ACWE+ | 0°C to +70°C   | 16 Wide SO      | ±1/2           |
| MAX189BCWE+ | 0°C to +70°C   | 16 Wide SO      | ±1             |
| MAX189CCWE+ | 0°C to +70°C   | 16 Wide SO      | ±2             |
| MAX189AEPA+ | -40°C to +85°C | 8 PDIP          | ±1/2           |
| MAX189BEPA+ | -40°C to +85°C | 8 PDIP          | ±1             |
| MAX189CEPA+ | -40°C to +85°C | 8 PDIP          | ±2             |
| MAX189AEWE+ | -40°C to +85°C | 16 Wide SO      | ±1/2           |
| MAX189BEWE+ | -40°C to +85°C | 16 Wide SO      | ±1             |
| MAX189CEWE+ | -40°C to +85°C | 16 Wide SO      | ±2             |

<sup>\*</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# Package Information

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

|   | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. |
|---|-----------------|-----------------|----------------|---------------------|
| ſ | 8 PDIP          | P8+3            | 21-0043        | _                   |
| ſ | 16 SO           | W16+3           | 21-0042        | 90-0107             |

# +5V, Low-Power, 12-Bit Serial ADCs

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                      | PAGES<br>CHANGED |
|--------------------|------------------|------------------------------------------------------------------|------------------|
| 0                  | 10/93            | Initial release                                                  | _                |
| 1                  | 3/12             | Updated the Electrical Characteristics and Ordering Information. | 1, 3, 18         |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

```
MAX187ACPA+ MAX187BCPA+ MAX187BCWE+ MAX187BEWE+ MAX189CCPA+ MAX187CEWE+

MAX187ACWE+ MAX187ACWE+T MAX187AEPA+ MAX187AEWE+ MAX187AEWE+T MAX187BCWE+T

MAX187BEPA+ MAX187BEWE+T MAX187CCPA+ MAX187CCWE+ MAX187CCWE+T MAX187CEPA+

MAX187CEWE+T MAX189ACPA+ MAX189ACWE+ MAX189ACWE+T MAX189AEWE+

MAX189AEWE+T MAX189BCPA+ MAX189BCWE+ MAX189CEWE+T MAX189CEWE+ MAX189CEWE+T

MAX189BEWE+T MAX189CCWE+ MAX189CCWE+T MAX189CEPA+ MAX189CEWE+ MAX189CEWE+T
```